# FULL FPGA IMPLEMENTATION OF 32-BIT FSM-BASED MULTI-STATE MIPS PROCESSOR FINAL REPORT - TEAM 22 - ALUMINATI

Guntas Singh Saran\*& Hrriday V. Ruparel †& Kishan Ved‡& Pranav Patil§
Department of Computer Science and Engineering
Indian Institute of Technology Gandhinagar
Palaj, GJ 382355, India

#### Prof. Sameer Kulkarni

Department of Computer Science and Engineering Indian Institute of Technology Gandhinagar Palaj, GJ 382355, India

# 1 Introduction

This project focuses on the design and implementation of a 32-bit FSM-based Multi-State MIPS processor on a Basys3 FPGA board. MIPS is a RISC (Reduced Instruction Set Computing) architecture known for its simplicity and efficiency, making it a suitable choice for FPGA implementation. The objective is to create a functional processor capable of executing a subset of the MIPS instruction set, with the program and data stored in FPGA's Block RAM (BRAM). The output is displayed on a 7-segment LED display using memory-mapped I/O. Code for the full implementation available at <a href="https://github.com/guntas-13/mips-processor-basys3">https://github.com/guntas-13/mips-processor-basys3</a> along with all the versions. Video demonstration of <a href="mips-v2.0">mips-v2.0</a> is available at <a href="https://www.youtube.com/watch?v=jQGQIGTQDpc">https://www.youtube.com/watch?v=jQGQIGTQDpc</a> [Factorial] and <a href="https://www.youtube.com/watch?v=N-pT4MgwUFg">https://www.youtube.com/watch?v=N-pT4MgwUFg</a> [Fibonacci].

## 2 OVERVIEW

The following report is an extensive study regarding the implementation of MIPS32 Instruction Set on the Basys3 FPGA Board using FSM-based implementation section 4. We present forth a FSM-Based Implementation. We start by proposing the ISA in section 3. Further the section 5 provides a description (with some Verilog code snippets) of the major **Modules**. These modules, along with their datapath Figure 1, have been derived from RTL Schematic from our verilog codes. Initial motivation has been derived from Patterson & Hennessy (2013). This is followed by section 6, which contains the plan for memory management using BRAM on the FPGA board. section 7 details the several versions of our MIPS processor over many iterations. section 8 discusses the member wise contribution and section 9 describes tasks and milestones completed.

<sup>\*</sup>Guntas Singh Saran - 22110089 - guntassingh.saran@iitgn.ac.in

<sup>&</sup>lt;sup>†</sup>Hrriday V. Ruparel 22110099 - hrriday.ruparel@iitgn.ac.in

<sup>&</sup>lt;sup>‡</sup>Kishan Ved - 22110122 - kishan.ved@iitgn.ac.in

<sup>§</sup>Pranav Patil - 22110199 - pranav.patil@iitgn.ac.in

<sup>\*</sup>Order based on Roll Numbers Only.

## 3 FPGA-IMPLEMENTABLE MIPS ISA IN OUR IMPLEMENTATION

Covering almost all categories of operations, our chosen ISA expands upon what most resources base their implementation on. Using this ISA, the user can write even recursive functions in a very high-level MIPS assembly code.

Instruction **Format** Operation sll \$rd, \$rt, shamt R-Type R[\$rd] R[\$rt] << shamt srl \$rd, \$rt, shamt R-Type R[\$rd]  $\leftarrow$  R[\$rt] >> shamt R-Type R[\$rd] R[\$rs] + R[\$rt] add \$rd, \$rs, \$rt R-Type R[\$rd] R[\$rs] sub \$rd, \$rs, \$rt R[\$rt] and \$rd, \$rs, R-Type  $R[\$rd] \leftarrow R[\$rs] \& R[\$rt]$ \$rt R-Type  $R[\$rd] \leftarrow R[\$rs] \mid R[\$rt]$ or \$rd, \$rs, \$rt nor \$rd, \$rs, \$rt R-Type  $R[\$rd] \leftarrow \sim (R[\$rs] \mid R[\$rt])$ \$rs, R-Type  $R[\$rd] \leftarrow (R[\$rs] < R[\$rt])$ slt \$rd, \$rt slti \$rt, \$rs, I-Type  $R[\$rt] \leftarrow (R[\$rs] < SignExt(imm))$ imm I-Type addi \$rt, \$rs,  $R[\$rt] \leftarrow R[\$rs]$ + SignExt(imm) andi \$rt, \$rs, imm I-Type  $R[\$rt] \leftarrow R[\$rs]$ & ZeroExt(imm) I-Type  $R[\$rt] \leftarrow R[\$rs] \mid ZeroExt(imm)$ ori \$rt, \$rs, imm I-Type  $R[\$rt] \leftarrow Mem[R[\$rs] + SignExt(imm)]$ lw \$rt, imm(\$rs) sw \$rt, imm(\$rs) I-Type  $Mem[R[\$rs] + SignExt(imm)] \leftarrow R[\$rt]$ if (R[\$rs] == R[\$rt])beq \$rs, \$rt, imm I-Type  $PC \leftarrow PC + 1 + (SignExt(imm))$  $PC \leftarrow \{PC[31:26], address\}$ J-Type address  $R[31] \leftarrow PC + 1$ jal address J-Type  $PC \leftarrow \{PC[31:26], address\}$  $\{ HI, LO \} \leftarrow R[\$rs] * R[\$rt]$ R-Type mult \$rs, \$rt  $LO \leftarrow R[\$rs] / R[\$rt]$ div \$rs, \$rt R-Type  $HI \leftarrow R[\$rs] \% R[\$rt]$ R-Type jr \$rs  $PC \leftarrow R[\$rs]$ R-Type  $R[\$rd] \leftarrow HI$ mfhi \$rd

 $R[\$rd] \leftarrow LO$ 

goto SINK

Table 1: Our MIPS ISA

#### 4 FSM Based Implementation

mflo \$rd

sysend

Our approach uses Finite State Machine (FSM) based implementation, and considers every stage: Fetch, Decode, Execute, Memory Access and Write-Back as being made up of one or several states. States individually have a combinatorial circuit made up of the same modules. We pass the same clock to every state, and a state gets triggered based on it's control signal and a clock edge. For example, data access from BRAM might lag and takes longer time, but it will remain in the IF state. The control signal of the next state won't be triggered till this is complete. Once the BRAM access is done, the control signals of next states are triggered and then based on the clock edge, operations are performed. States are triggered based on control signals, that depend upon the previous state's output (whether or not it is complete).

R-Type

Custom

We label this processor as Multi-State, since every stage is complete in their own multiple states. The Clock Period ( $T_c$ ) is then the time of longest state made up of combinational logic. Processor specifications are as follows:

- Clock-edge and control signal triggered states
- FSM based processor implementation with each stage composed of one or more states
- Every state has a combinatorial circuit made of modules

- Integer Register Operations
- Word-Addressing (So no byte-level index)
- 2's complement System
- Register File on LUTs while Memory on BRAM
- Modules as mentioned in the report below
- All 32 Registers as specified by MIPS.



Figure 1: Modified Datapath in our Implementation

# 5 Modules

#### 5.1 TOP MODULE - FSM CONTROL UNIT



Figure 2: FSM illustrating the various paths in the Top Module.

This FSM describes the top module or the main control unit. This has several paths, which contain stages. Every path corresponds to an instruction, which is labeled alongside the last stage. A stage (example: IF) can be made up of one or more state (example: IF has 3 redundant states). All the last stages are connected to the IF stage (this connection is not shown in the diagram). There is a flush state, which is entered when all the instructions are completed (this state is not shown in the diagram). Details are mentioned in the Appendix A.

## 5.2 BRAM MODULE



Figure 3: BRAM Read-Write Module

Listing 1: BRAM Read-Write Module in Verilog

```
module MemReadWrite(
input clk,
input en,
input ren,
input wen,
input [15:0] addr, // This should be word address
input [31:0] din,
output [31:0] dout);

blk_mem_gen_0 memory(.clka(clk), .ena((en & ren) | (en & wen)),
wea(wen), .addra(addr), .dina(din), .douta(dout));

endmodule
```

#### 5.3 THE DECODER CONTROL UNIT



Figure 4: Decoder Control Module

Listing 2: BRAM Read-Write Module in Verilog

```
1 module decoder_control(
      input clk,
      input en,
      input [31:0] instr,
      output reg RegDst,
5
6
      /*
      will go as select line in the
      MUX for instr[20:16] (rt) or instr[15:11] (rd)
9
10
      output reg Jump,
      output reg Branch,
12
      output reg MemRead,
13
      // this is the input ren in MemReadWrite.v
      output reg [1:0] MemtoReg,
14
15
      These are the 2 select lines to choose
16
      from 4 options in the MUX for the write data
18
      to the register file -> 00: alu_result (in alu.v),
      01: dout (in MemReadWrite.v), 10: hi, 11: lo (both in alu.v)
19
20
      */
21
      output reg [3:0] ALU_Control,
22
      /*
      this is the input [3:0] alu_control
24
      in the alu.v
25
      */
      output reg MemWrite, // this is the input wen in MemReadWrite.v
26
      output reg ALUSrc,
28
29
      this is the select line in the MUX for the
30
      second operand of the ALU (either the immediate value
      or the value from the register file)
31
      output reg RegWrite,
33
34
      this is the input reg_write in
35
      the register_file.v
36
37
38
      output reg [31:0] imm_extended,
39
40
      this is the immediate
      value extended to 32 bits
41
42
      */
43
      output reg [4:0] rs,
      output reg [4:0] rt,
44
      output reg [4:0] rd,
45
      output reg [4:0] shamt,
46
47
      output reg [25:0] jump_address,
48
      output reg [3:0] path_index,
49
      output reg decoder_done,
50
      output reg select_shamt
51 );
```

## 5.4 REGISTER FILE



Figure 5: Register File Module

Listing 3: Register File Module

```
module RegisterFile(
input clk,
input en,
input reg_write,
input [4:0] read_reg1,
input [4:0] read_reg2,
input [4:0] write_reg,
input [31:0] write_data,
output reg [31:0] read_data1,
output reg [31:0] read_data2,
output reg register_done
```

## 5.5 ALU



Figure 6: The ALU Module

Listing 4: ALU Module Definition in Verilog

```
1 module ALU(
      input clk,
      input en,
      input [3:0] alu_control,
      input [31:0] alu_srcA,
                                        // this corresponds to $rs or shamt
      input [31:0] alu_srcB,
output reg [31:0] alu_result,
                                        // this corresponds to $rt
                                       // this corresponds to $rd
      output reg [31:0] hi,
      output reg [31:0] lo,
10
      output reg overflow,
11
      output reg alu_done,
      output alu_zero
12
13 );
14
15
      parameter ADD = 4'b0000;
      parameter SUB = 4'b0001;
      parameter AND = 4'b0010;
18
      parameter OR = 4'b0011;
19
     parameter NOR = 4'b0100;
      parameter SLT = 4'b0101;
      parameter SLL = 4'b0110;
21
      parameter SRL = 4'b0111;
      parameter MULT = 4'b1000;
      parameter DIV = 4'b1001;
```

## 5.6 Branch module



Figure 7: Branch module

Listing 5: Branch Module

```
module BranchModule (
       input clk,
       input en,
       input branch,
       input alu_zero,
       input [31:0] imm,
       input [31:0] pc,
output reg [31:0] pc_out,
output reg branch_done
10 );
12 initial begin
       branch_done = 1'b0;
13
14 end
15
16 always @ (posedge (clk & en)) begin
17    if (en) begin
             pc_out <= (branch & en & alu_zero)? pc + imm: pc;</pre>
18
             branch_done <= 1'b1;</pre>
19
20
       end
21
       else begin
             branch_done <= 1'b0;</pre>
22
23
       end
24 end
26 endmodule
```

## 5.7 Jump Module



Figure 8: Jump Module

Listing 6: Jump Module

```
module JumpModule(
      input clk,
      input en,
      input jump,
      input [31:0] pc,
      input [25:0] addr,
      input [3:0] path_index,
       input [31:0] reg_addr,
       output reg [31:0] pc_out,
      output reg jump_done
10
11 );
13
      initial begin
           jump_done = 1'b0;
14
           pc_out <= 32'd0;</pre>
15
16
17
18
       always @ (posedge (clk & en)) begin
           if (en) begin
19
                if ((path_index==4'd5 | path_index==4'd6)) begin
20
                    pc_out <= {pc[31:26], addr};</pre>
                else if(path_index==4'd8) begin
23
24
                    pc_out <= reg_addr;</pre>
                end
25
                else begin
26
                    pc_out <= pc;</pre>
28
                end
                jump_done <= 1'b1;</pre>
29
30
           end
31
           else begin
                jump_done <= 1'b0;</pre>
32
           end
33
34
      end
  endmodule
```

## 5.8 2x1 MUX for ALU Source B



Figure 9: 2x1 MUX

Listing 7: MUX2x1 Module

```
1 module MUX2x1 #(parameter WIDTH = 32) (
      input [WIDTH-1:0] input0,
      input [WIDTH-1:0] input1,
      input SEL,
      output reg [WIDTH-1:0] mux_out
6 );
      always @(*) begin
          case (SEL)
10
              1'b0: mux_out = input0;
              1'b1: mux_out = input1;
              default: mux_out = 32'bx;
13
          endcase
      end
14
15 endmodule
```

#### 5.9 New 2x1 MUX for ALU Source A



Figure 10: 2x1 ALU Src A MUX

## Listing 8: MUX2x1 Module

```
1 module ALU_SRC_MUX (
2     input [31:0] read_data1,
3     input [4:0] shamt,
4     input select_shamt,
5     output [31:0] alu_srcA
6 );
7
8     assign alu_srcA = (select_shamt) ? {27'b0, shamt} : read_data1;
9     // Zero-extend shamt to 32 bits
10
11 endmodule
```

#### 5.10 4x1 MUX for Read Data 2 of Register File



Figure 11: 4x1 MUX for \$rt, \$rd, 31

#### Listing 9: MUX4x1 Module

```
1 module MUX4x1_RegFile(
     input [4:0] rt,
      input [4:0] rd,
      input [4:0] fix_ra,
      input SEL0_RegDst,
      input SEL1_Jump,
6
      output reg [4:0] mux_out
8);
      always @(*) begin
10
          case ({SEL1_Jump, SEL0_RegDst})
12
              2'b00: mux_out = rt;
                                           // For I-Types RegDst = 0
              2'b01: mux_out = rd;
                                          // For R-Types RegDst = 1
              2'b10: mux_out = fix_ra;
                                           // For J-Types jal R[31]
14
              // ($ra) = PC + 1
15
              default: mux_out = 5'bx;
16
          endcase
18
      end
20 endmodule
```

## 5.11 8x1 MUX for Write Data of Register File



Figure 12: 8x1 MUX for alu\_result, mem\_out, hi, lo, PC\_updated

## Listing 10: MUX8x1 Module

```
1 module MUX8x1_RegWrite(
      input [31:0] alu_result,
      input [31:0] dout,
      input [31:0] hi,
      input [31:0] lo,
      input [31:0] PC_updated,
      // For jal instruction need PC + 1 to be written to register file
      input SEL0_MemtoReg0,
      input SEL1_MemtoReg1,
      input SEL2_Jump,
      // For jal instruction need PC + 1 to be written to register file
      output reg [31:0] mux_out
13 );
14
15
      always @(*) begin
          case ({SEL2_Jump, SEL1_MemtoReg1, SEL0_MemtoReg0})
16
              3'b000: mux_out = alu_result;
              3'b001: mux_out = dout;
              3'b010: mux_out = hi;
19
              3'b011: mux_out = lo;
20
21
              3'b100: mux_out = PC_updated;
              default: mux_out = 32'bx;
22
          endcase
24
      end
26 endmodule
```

# 6 BRAM MEMORY

The memory will be on the Block RAM (BRAM). Here are the memory specifications:

- Width = 32 bits
- Number of addresses = 51200
- Data Segment Start Address = 6300
- Address = Word-Addressable



Figure 13: DRAM Organization in comparison to the MIPS Memory Organization.



Figure 14: Clock Cycles taken by the BRAM Module for reading of data.

## 7 VERSIONS OF OUR CODE

- 1. mips\_v1.0: Uses done and complex sequential logic for feedback based FSM. Each module (except MEM) have clk and done signal. **Simulation-ready code**.
- 2. mips\_v1.1: Simple optimization. en on posedge and done checking on negedge (instead of posedge). Simulation-ready code.
- 3. mips\_v2.0: Stable extension of mips\_v1 for FPGA implementation with 7-segment LED. Factorial of 7 and computation of Fibonacci numbers (upto 21 can be displayed on the seven segment display) works on this and shown in the *demonstration*.
- 4. mips\_v2.1: Unstable and incomplete extension of mips\_v1.1 for FPGA implementation. Multiple Driven nets issue at en of all modules. Fix: Add mux at each en that selects which clock edge will drive the en (sel = clk, 0 negedge, 1 posedge).
- 5. mips\_v3.0: Unstable extension of mips\_v2. Kishan's attempt to remove done signals and simplify sequential logic. **Simulation not run**.
- 6. mips\_v3.1: (Multi-State Processor Each state takes exactly 1 clock cycle) Stable extension of mips\_v2 with successful removal of done signals and simplification of modules to combinatorial blocks (without clk). Further optimized the memory read states and reduced the overall clock cycles by 1 for memory read. But now, decode consumes 2 clock cycles.



Figure 15: mips\_v1.0 showing multiple cycle for each state wherein each stage may emcompass multiple states.



Figure 16: mips\_v3.0 showing single cycle for each state wherein each stage may emcompass multiple states.



Figure 17: Combined view of the MIPS to Machine Code Parser and Processor Iterations.

#### 8 WORK DONE - MEMBER WISE

The Table 2 shows work done member wise. Although we have made distinctions, these are based on the area in which the respective member spent most of his time researching and working. All of us have worked collaboratively on all topics and contributed equally to the project.

Table 2: Tasks Achieved - Member Wise

| S.No. | Team Members | Responsibilities                                                                                        |
|-------|--------------|---------------------------------------------------------------------------------------------------------|
| 1     | Hrriday      | Contributed to the Verilog code and designing of the datapath. Handled memory input and output and BRAM |
|       |              | constraints.                                                                                            |
| 2     | Kishan       | Contributed to the Verilog code and designing of the                                                    |
|       |              | FSM (states and paths).                                                                                 |
| 3     | Guntas       | Contributed to the Verilog code and ideation of the                                                     |
|       |              | datapath, made the presentation and report.                                                             |
| 4     | Pranav       | Wrote the parser to convert MIPS instructions to binary                                                 |
|       |              | code followed by generation of the coe file.                                                            |

#### 9 TASKS ACHIEVED/KEY MILESTONE

The project is expected to achieve the following milestones:

- Milestone 1: Conversion of MIPS ISA to BASYS 3 compatible instruction set. (1 Week)
- Milestone 2: Finalizing processor design. (2 Weeks)
- Milestone 3: Programming in Verilog, integration of BRAM with memory management and loading of program data from BRAM. (2 Weeks)
- Milestone 4: Successful implementation of memory-mapped I/O. (1 Week)
- Milestone 5: Processor simulation and verification. (2 Weeks)
- Milestone 6: Final testing and demonstration on the Basys FPGA. (2 Weeks)

# 10 FPGA SETUP



Figure 18: FPGA with Memory Mapped I/O showing the States in our implementation.

## REFERENCES

David A. Patterson and John L. Hennessy. *Computer Organization and Design, Fifth Edition: The Hardware/Software Interface*. Morgan Kaufmann Publishers Inc., San Francisco, CA, USA, 5th edition, 2013. ISBN 0124077269.

## A APPENDIX - FSM CONTROL UNIT (TOP MODULE)

STATE TRANSITIONS AND ACTIONS

# 1. IDLESRC (Idle State):

- The control unit remains in this state until the top-level enable signal (top\_en) is asserted.
- If top\_en is high, the state transitions to FETCH.

# 2. FETCH (Instruction Fetch):

- In this state, the control unit fetches an instruction from memory by asserting mem\_en, mem\_ren (read enable), and setting the memory address to the program counter (pc[15:0]).
- The instruction fetched is stored in instr\_reg.
- The control unit asserts the IF signal to indicate that the instruction is being fetched.
- After fetching the instruction, the state transitions to RED1.

## 3. RED1, RED2, RED3 (Read Stages):

- These states are intermediate stages where the control unit does minimal work other than proceeding to the next state.
- The state progresses from RED1 to RED3, ultimately reaching the DECODE state.

# 4. **DECODE** (Instruction Decode):

• The control unit decodes the fetched instruction using the decoder module.

- If decoder\_done is asserted (meaning decoding is complete), the control unit checks the path\_index from the decoder.
- Based on the path\_index, it decides the next state. For example:
  - If path\_index == 0 or path\_index == 6, it transitions to REGWRITE.
  - If path\_index == 5, it transitions to JUMP.
  - If path\_index == 9, it transitions to SINK.
  - Otherwise, the state transitions to REGFILE.

#### 5. REGFILE (Register File Access):

- In this state, the control unit enables the register file access by asserting requen.
- It retrieves the values from the registers and prepares them for the execution stage.
- Based on path\_index, the state transitions as follows:
  - If path\_index == 1, 2, 3, 4, 7, the state moves to EXECUTE.
  - If path\_index == 8, the state moves to JUMP.

#### 6. EXECUTE (ALU Execution):

- The control unit initiates ALU operations by asserting alu\_en and the appropriate ALU\_Control signal.
- It waits for the alu\_done signal to be asserted, indicating that the ALU operation is complete.
- Based on the path\_index, the control unit decides the next state:
  - If path\_index == 1, it transitions to REGWRITE.
  - If path\_index == 2 or path\_index == 3, it transitions to MEMORY.
  - If path\_index == 7, it transitions to FETCH.
  - If path\_index == 4, it transitions to BRANCH.

## 7. MEMORY (Memory Access):

- Depending on the path\_index, the control unit either reads from or writes to memory.
- If path\_index == 2, the state transitions to RED4 to handle a memory read.
- If path\_index == 3, the state transitions to FETCH to complete a memory write operation.

# 8. RED4, RED5, RED6 (Memory Read Stages):

- These states are intermediate stages for handling memory reads and writes.
- After RED6, the control unit transitions to REGWRITE.

#### 9. REGWRITE (Writeback):

- The control unit asserts WB to enable the write-back to the register file.
- Depending on path\_index, the state transitions to either FETCH or JUMP.
- Once the write-back operation is complete, the state returns to FETCH.

## 10. **JUMP (Jump Handling)**:

- The control unit handles jump instructions by asserting JU and using the jump address from the instruction.
- Once the jump operation is complete (indicated by jump\_done), the state transitions back to FETCH.

#### 11. BRANCH (Branch Handling):

- In this state, the control unit manages conditional branches using the branch condition (alu\_zero) and the branch offset.
- Once the branch operation is complete (indicated by branch\_done), the state transitions back to FETCH.

#### 12. SINK (Special Instruction Handling):

- In the SINK state, the control unit handles special cases such as inference or debugging.
- If the infer signal is asserted, the control unit reads from a specific memory location and drives the display logic.

## CONTROL SIGNALS AND THEIR PURPOSE

- The control unit uses various control signals (IF, ID, REG, EX, MEM, WB, JU, BR, SK) to indicate the current stage of operation.
- The state machine adjusts these signals based on the current state and the decoded instruction
- Intermediate states such as RED1 to RED6 are used for timing control and sequencing.

Listing 11: Jump Module

```
1 module ControlUnit(
      input fast_clk,
      input top_en,
      input infer,
     input [9:0] infer_addr,
      output reg ID,
6
      output reg IF,
      output reg REG,
      output reg EX,
9
     output reg MEM,
10
     output reg WB,
12
     output reg JU,
13
      output reg BR,
      output reg SK,
14
      output [6:0] LED_out,
15
      output [3:0] Anode_Activate
16
17 );
      wire [15:0] infer_data;
18
19
      assign infer_data = (infer)? mem_dout[15:0]: 16'd0;
      // STATES
20
     parameter IDLESRC = 4'b0000;
21
     parameter FETCH = 4'b0001;
22
     parameter RED1 = 4'b0010;
24
     parameter RED2 = 4'b0011;
     parameter RED3 = 4'b0100;
      parameter DECODE = 4'b0101;
      parameter REGFILE = 4'b0110;
28
     parameter EXECUTE = 4'b0111;
     parameter MEMORY = 4'b1000;
29
     parameter RED4 = 4'b1001;
     parameter RED5 = 4'b1010;
31
     parameter RED6 = 4'b1011;
      parameter REGWRITE = 4'b1100;
33
      parameter JUMP = 4'b1101;
      parameter BRANCH = 4'b1110;
35
      parameter SINK = 4'b1111;
36
37
38
      initial begin
39
          pc <= 32'd0;
          state <= IDLESRC;</pre>
40
          counter <= 4'd0;
41
42
          clk <= 1'd1;
43
      end
44
      always @ (posedge fast_clk) begin
45
          if (counter == 25'd1250000) begin
46
47
               counter <= 0;</pre>
48
               clk <= ~clk;
          end
49
50
          else begin
               counter <= counter + 1;</pre>
51
52
          end
53
      end
54
      always @ (posedge (clk & top_en))
55
56
      begin
57
          case (state)
               IDLESRC: begin
58
59
                   if (top_en) state <= FETCH;</pre>
                   else state <= IDLESRC;</pre>
60
61
               end
      // And so on...
```